

### Ultracompact, 3A Thermoelectric Cooler (TEC) Controller

#### **GENERAL DESCRIPTION**

The SLM8835 is a monolithic TEC controller with an integrated TEC controller. It has a linear power stage, a pulse-width modulation (PWM) power stage, and two zero-drift, rail-to-rail operational amplifiers. The linear controller works with the PWM driver to control the internal power MOSFETs in an H-bridge configuration. By measuring the thermal sensor feedback voltage and using the integrated operational amplifiers as a proportional integral differential (PID) compensator to condition the signal, the SLM8835 drives current through a TEC to settle the temperature of a laser diode or a passive component attached to the TEC module to the programmed target temperature.

The SLM8835 supports negative temperature coefficient (NTC) thermistors as well as positive temperature coefficient (PTC) resistive temperature detectors (RTD). The target temperature is set as an analog voltage input either from a digital-to-analog converter (DAC) or from an external resistor divider.

The temperature control loop of the SLM8835 is stabilized by PID compensation utilizing the built in, zero drift chopper amplifiers. The internal 2.50 V reference voltage provides a 1% accurate output that is used to bias a thermistor temperature sensing bridge as well as a voltage divider network to program the maximum TEC current and voltage limits for both the heating and cooling modes. With the zero drift chopper amplifiers, extremely good long-term temperature stability is maintained via an autonomous analog temperature control loop.

#### **FEATURES**

- Integrated super low R<sub>DSON</sub> MOSFETs for the TEC controller
- High efficiency single inductor architecture
- TEC voltage and current operation monitoring
- No external sense resistor required
- Independent TEC heating and cooling current limit settings
- Programmable maximum TEC voltage
- 2.0 MHz PWM driver switching frequency
- External synchronization
- Two integrated, zero drift, rail-to-rail chopper amplifiers
- Capable of NTC or RTD thermal sensors
- 2.50 V reference output with 1% accuracy
- Temperature lock indicator
- Available in a 36-lead, 6 mm × 6 mm QFN

#### **APPLICATIONS**

- TEC temperature control
- Optical modules
- Optical fiber amplifiers
- Optical networking systems
- Instruments requiring TEC temperature control

#### SYSTEM BLOCK DIAGRAM





#### TYPICAL APPLICATION CIRCUIT



Figure 2. Typical Application Circuit with Analog PID Compensation in a Temperature Control Loop



Figure 3. TEC Controller in a Digital Temperature Control Loop



#### **PIN CONFIGURATION**

| Package                         | 36-lead, 6 mm × 6 mm LFCSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Configuration<br>(Top View) | TOP VIEW BY DNC 10 DNC 11 DNC 12 1 SUNC 11 DNC 12 1 SW SDNC 11 DNC 12 1 SUND 12 1 SL DNC 11 DNC 12 1 SW STAND 12 1 SL DNC 11 DNC 12 1 SW STAND 12 1 SL DNC 11 DNC 12 1 SW STAND 12 1 SL DNC 12 1 SW STAND 13 1 ILEC 16 1 SW STAND 15 SL DNC 15 STAND 15 SL DNC 15 STAND 15 SL DNC 15 STAND |

#### **PIN DESCRIPTION**

| Pin No.                     | Mnemonic | Description                                                                                                                           |
|-----------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0                           | EPAD     | Exposed Pad. Solder to the analog ground plane on the board.                                                                          |
| 1, 2, 9, 10,<br>11,19,35,36 | DNC      | Do Not Connect. Leave these pins floating.                                                                                            |
| 3                           | IN2N     | Inverting Input of the Compensation Amplifier.                                                                                        |
| 4                           | OUT2     | Output of the Compensation Amplifier.                                                                                                 |
| 5                           | VLIM/SD  | Voltage Limit/Shutdown. This pin sets the cooling and heating TEC voltage limits. When this pin is pulled low, the device shuts down. |
| 6                           | ILIM     | Current Limit. This pin sets the TEC cooling and heating current limits.                                                              |
| 7                           | VDD      | Power for the Controller Circuits.                                                                                                    |
| 8                           | VREF     | 2.5 V Reference Output.                                                                                                               |
| 12                          | AGND     | Signal Ground.                                                                                                                        |
| 13                          | EN/SY    | Enable/Synchronization. Set this pin high to enable the device. An external synchronization clock input can be applied to this pin.   |
| 14                          | VTEC     | TEC Voltage Output.                                                                                                                   |
| 15                          | SFB      | Feedback of the PWM TEC Controller Output.                                                                                            |
| 16                          | ITEC     | TEC Current Output.                                                                                                                   |
| 17,18                       | PGNDS    | Power Ground of the PWM TEC Controller.                                                                                               |
| 20,21                       | SW       | Switch Node Output of the PWM TEC Controller.                                                                                         |
| 22,23                       | PVINS    | Power Input for the PWM TEC Driver.                                                                                                   |
| 24,25                       | PVINL    | Power Input for the Linear TEC Driver.                                                                                                |
| 26,27                       | LDR      | Output of the Linear TEC Controller.                                                                                                  |
| 30                          | TMPGD    | Temperature Good Output.                                                                                                              |
| 31                          | OUT1     | Output of the Error Amplifier.                                                                                                        |
| 32                          | IN1N     | Inverting Input of the Error Amplifier.                                                                                               |
| 33                          | IN1P     | Noninverting Input of the Error Amplifier.                                                                                            |
| 34                          | IN2P     | Noninverting Input of the Compensation Amplifier.                                                                                     |

N/A¹: Not Available.



# ORDERING INFORMATION Industrial Range: -40°C to +125°C

| Order Part No. | Package                  | QTY       |
|----------------|--------------------------|-----------|
| SLM8835EG      | 36-lead, 6 mm × 6 mm QFN | 1000/Reel |

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                               |                                          | Rating                      |  |  |
|---------------------------------------------------------|------------------------------------------|-----------------------------|--|--|
| PVINL to PGNDL; PBINS to PGNDS                          |                                          | -0.3 V ~ 6.0 V              |  |  |
| LDR to PGNDL                                            |                                          | -0.3 V ~ V <sub>PVINL</sub> |  |  |
| SW to PGNDS                                             |                                          | -0.3 V ~ 6.0 V              |  |  |
| SFB / VLIM/SD / ILIM<br>AGND                            | 1 / IN1P / IN1N / IN2P / IN2N / EN/SY to | -0.3 V ~ V <sub>VDD</sub>   |  |  |
| AGND to PGNDL / Po                                      | GNDS                                     | -0.3 V ~ 0.3 V              |  |  |
| VDD / OUT1 / OUT2                                       | / ITEC / VTEC to AGND                    | -0.3 V ~ 6.0 V              |  |  |
| VREF to AGND                                            |                                          | -0.3 V ~ 3 V                |  |  |
| Maximum Current                                         |                                          |                             |  |  |
| VREF to AGND                                            |                                          | 20 mA                       |  |  |
| OUT1 to AGND                                            |                                          | 50 mA                       |  |  |
| OUT2 to AGND                                            |                                          | 50 mA                       |  |  |
| ITEC to AGND                                            |                                          | 50 mA                       |  |  |
| VTEC to AGND                                            |                                          | 50 mA                       |  |  |
| Maximum junction ter                                    | mperature, T <sub>JMAX</sub>             | 150°C                       |  |  |
| Storage temperature                                     | range, T <sub>STG</sub>                  | -65°~+150°C                 |  |  |
| Operating temperatur                                    | re range, T」                             | -40°C~+125°C                |  |  |
| Package Thermal Junction to Ambient, R <sub>th-JA</sub> |                                          | 33°C/W                      |  |  |
| Resistance Junction to Case, R <sub>th-JC</sub>         |                                          | 1.2 °C/W                    |  |  |
| ESD (HBM)                                               |                                          | 2000 V                      |  |  |
| ESD (MM)                                                |                                          | 200 V                       |  |  |
| ESD (FICDM)                                             |                                          | 1500 V                      |  |  |
| Latch-up                                                |                                          | +/- 100 mA                  |  |  |

#### Note:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



ELECTRICAL CHARACTERISTICS (TBD) Test condition is  $V_{IN}$  = 2.7 V to 5.5 V,  $T_J$  = -40°C ~ +125°C for minimum/maximum specifications, and  $T_A$  = 25°C for typical specifications, unless otherwise specified.

| Symbol                 | Parameter                                            | Condition                         | Min.     | Тур.                        | Max.  | Unit  |
|------------------------|------------------------------------------------------|-----------------------------------|----------|-----------------------------|-------|-------|
| Power Supp             | ly                                                   |                                   | <b>'</b> |                             |       |       |
| $V_{PVIN}$             | Driver Supply Voltage                                |                                   | 2.7      |                             | 5.5   | V     |
| $V_{\text{VDD}}$       | Controller Supply Voltage                            |                                   | 2.7      |                             | 5.5   | V     |
| $I_{VDD}$              | Supply Current                                       | PWM switching                     |          | 12                          |       | mA    |
| Isp                    | Shutdown Current                                     | EN/SY = AGND<br>or VLIM/SD = AGND |          | 350                         | 700   | μΑ    |
| UVLO                   | Under Voltage Lockout Threshold                      | V <sub>VDD</sub> Rising           | 2.45     | 2.55                        | 2.65  | V     |
|                        | Under Voltage Lockout<br>Hysteresis                  |                                   | 80       | 90                          | 100   | mV    |
| Reference V            | oltage                                               |                                   |          |                             |       |       |
| V <sub>VREF</sub>      | Reference Voltage                                    | I <sub>VREF</sub> = 0 mA to 10 mA | 2.475    | 2.50                        | 2.525 | V     |
| Linear Outp            | ut                                                   |                                   |          |                             |       |       |
| $V_{LDR}$              | Output Voltage Low                                   | I <sub>LDR</sub> = 0 A            |          | 0                           |       | V     |
| - 2510                 | Output Voltage High                                  | TEST TO THE                       |          | V <sub>PVIN</sub>           |       |       |
| ILDR_SOURCE            | Maximum Source Current                               |                                   |          |                             | 3.5   | Α     |
| ILDR_SINK              | Maximum Sink Current                                 |                                   |          |                             | 3.5   | Α     |
| R <sub>DSON_PMOS</sub> | P-MOSFET ON Resistance (I <sub>LDR</sub> = 1.5 A)    | V <sub>PVIN</sub> = 5.0 V         |          | 33                          | 45    | mΩ    |
|                        |                                                      | $V_{PVIN} = 3.3 V$                |          | 37                          | 50    |       |
| R <sub>DSON_NMOS</sub> | N-MOSFET ON Resistance                               | V <sub>PVIN</sub> = 5.0 V         |          | 27                          | 40    | mΩ    |
| TOSON_NMOS             | (I <sub>LDR</sub> = 1.5 A)                           | V <sub>PVIN</sub> = 3.3 V         |          | 40                          | 50    | 11152 |
| I <sub>LDR_P_LKG</sub> | P-MOSFET Leakage Current                             |                                   |          | 0.1                         | 10    | μΑ    |
| I <sub>LDR_N_LKG</sub> | N-MOSFET Leakage Current                             |                                   |          | 0.1                         | 10    | μΑ    |
| ALDR                   | Linear Amplifier Gain                                |                                   |          | 40                          |       | V/V   |
| ILDR_SH_GNDL           | LDR Short-Circuit Threshold                          | LDR short to PGNDL, enter hiccup  |          | 4                           |       | Α     |
| ILDR_SH_PVIN(L)        | LDR Short-Circuit Threshold                          | LDR short to PVIN, enter hiccup   |          | -4                          |       | Α     |
| THICCUP                | Hiccup Cycle                                         |                                   |          | 15                          |       | ms    |
| PWM Outpu              | t                                                    |                                   |          |                             |       |       |
| Vsfb                   | Output Voltage Low                                   | I <sub>SFB</sub> = 0 A            |          | 0.06 x<br>V <sub>PVIN</sub> |       | V     |
| 10.2                   | Output Voltage High                                  |                                   |          | 0.93 x<br>V <sub>PVIN</sub> |       |       |
| Isw_source             | Maximum Source Current                               |                                   | 3.5      |                             |       | Α     |
| Isw_sink               | Maximum Sink Current                                 |                                   |          |                             | 3.5   | Α     |
| D                      | P-MOSFET ON Resistance<br>(I <sub>LDR</sub> = 1.5 A) | V <sub>PVIN</sub> = 5.0 V         |          | 36                          | 48    | mΩ    |
| R <sub>DSON_PMOS</sub> |                                                      | V <sub>PVIN</sub> = 3.3 V         |          | 40                          | 54    | 11177 |



| R <sub>DSON_NMOS</sub>                   | N-MOSFET ON Resistance              | V <sub>PVIN</sub> = 5.0 V                                                          |                           | 29  | 40                      | mΩ         |
|------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------|---------------------------|-----|-------------------------|------------|
| T CD3ON_NIVIOS                           | (I <sub>LDR</sub> = 1.5 A)          | V <sub>PVIN</sub> = 3.3 V                                                          |                           | 32  | 44                      |            |
| I <sub>LDR_P_LKG</sub>                   | P-MOSFET Leakage Current            |                                                                                    |                           | 0.1 | 10                      | μA         |
| ILDR_N_LKG                               | N-MOSFET Leakage Current            |                                                                                    |                           | 0.1 | 10                      | μA         |
| tsw_R                                    | SW Node Rise Time                   | Csw = 1 nF                                                                         |                           | 1   |                         | ns         |
| Dsw                                      | PWM Duty Cycle                      |                                                                                    | 6                         |     | 93                      | %          |
| IsfB                                     | SFB Input Bias Current              |                                                                                    |                           | 1   | 2                       | μA         |
| PWM Oscilla                              | ator                                |                                                                                    |                           |     |                         |            |
| fosc                                     | Internal Oscillator Frequency       | EN/SY high                                                                         | 1.85                      | 2.0 | 2.15                    | MHz        |
| V <sub>EN/SY_ILOW</sub>                  | EN/SY Input Voltage Low             |                                                                                    |                           |     | 0.8                     | V          |
| V <sub>EN/SY_IHIGH</sub>                 | EN/SY Input Voltage High            |                                                                                    | 2.1                       |     |                         | V          |
| fsync                                    | External Synchronization Frequency  | 10                                                                                 | 1.85                      |     | 3.25                    | MHz        |
| D <sub>SYNC</sub>                        | Synchronization Pulse Duty Cycle    | 10 A                                                                               | 10                        |     | 90                      | %          |
| tsync_pwm                                | EN/SY Rising to PWM Rising Delay    |                                                                                    |                           | 50  |                         | ns         |
| tsy_lock                                 | EN/SY to PWM Lock Time              | Number of SYNC cycles                                                              |                           |     | 10                      | Cycle<br>s |
| I <sub>EN/SY</sub>                       | EN/SY Input Current                 |                                                                                    |                           | 0.3 | 0.5                     | μA         |
| I <sub>PULL-DOWN</sub>                   | Pull-Down Current                   |                                                                                    |                           | 0.3 | 0.5                     | μA         |
| Error/Comp                               | ensation Amplifiers                 |                                                                                    |                           |     |                         |            |
| V <sub>OS1</sub>                         | Input Offset Voltage                | V <sub>CM1</sub> = 1.5 V, V <sub>OS1</sub> = V <sub>IN1P</sub> - V <sub>IN1N</sub> |                           | 10  | 100                     | μV         |
| Vos2                                     | Input Offset Voltage                | $V_{CM1} = 1.5 \text{ V}, V_{OS2} = V_{IN2P} - V_{IN2N}$                           |                           | 10  | 100                     | μV         |
| V <sub>CM1</sub> , V <sub>CM2</sub>      | Input Voltage Range                 |                                                                                    | 0                         |     | $V_{VDD}$               | V          |
| CMRR <sub>1</sub> ,<br>CMR <sub>2</sub>  | Common-Mode Rejection Ratio (CMRR)  | $V_{CM1}$ , $V_{CM2} = 0.2 \text{ V to } V_{VDD} - 0.2 \text{ V}$                  |                           | 120 |                         | dB         |
| Vон1, Vон2                               | Output Voltage High                 |                                                                                    | V <sub>VDD</sub><br>- 0.4 |     |                         | V          |
| V <sub>OL1</sub> , V <sub>OL2</sub>      | Output Voltage Low                  |                                                                                    |                           |     | 10                      | mV         |
| PSRR <sub>1</sub> ,<br>PSRR <sub>2</sub> | Power Supply Rejection Ratio (PSRR) |                                                                                    |                           | 120 |                         | dB         |
| lout1, lout2                             | Output Current                      | Sourcing and sinking                                                               | 5                         |     |                         | mA         |
| GBW <sub>1</sub> ,<br>GBW <sub>2</sub>   | Gain Bandwidth Product              | VOUT1, VOUT2 = 0.5 V to<br>VVDD – 1 V                                              |                           | 2   |                         | MHz        |
| TEC Current                              |                                     |                                                                                    |                           |     |                         |            |
| VILIMC                                   | ILIM Input Voltage Range<br>Cooling |                                                                                    | 1.3                       |     | V <sub>VREF</sub> - 0.2 | V          |
| VILIMH                                   | ILIM Input Voltage Range<br>Heating |                                                                                    | 0.2                       |     | 1.2                     | V          |
| V <sub>ILIMC_TH</sub>                    | Current-Limit Threshold Cooling     | V <sub>ITEC</sub> = 0.5 V                                                          | 1.98                      | 2.0 | 2.02                    | V          |
| VILIMH_TH                                | Current-Limit Threshold Heating     | V <sub>ITEC</sub> = 2 V                                                            | 0.48                      | 0.5 | 0.52                    | V          |
| Iішмн                                    | ILIM Input Current Heating          |                                                                                    | -0.2                      |     | +0.2                    | μA         |
|                                          |                                     |                                                                                    |                           |     |                         |            |
| IILIMC                                   | ILIM Input Current Cooling          | Sourcing current                                                                   | 37.5                      | 40  | 42.5                    | μΑ         |



| Cooling to Heating Current Detection Threshold   40                                                                                                                                                                                                                 | MA  V/V  V  μA  μA  V/A  V  V |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| AVLIM Voltage Limit Gain (VLDR - VSFB)/VVLIM 2  VLIM VLIM/SD Input Voltage Range 0.2 VVDD/2  IILIMC VLIM/SD Input Current Cooling VOUT2 < VVREF/2 -0.2 +0.2  IILIMH VLIM/SD Input Current Heating VOUT2 > VVREF/2, sinking current 8 10 12  TEC Current Measurement | V<br>μA<br>μA<br>V/A          |
| VLIM       VLIM/SD Input Voltage Range       0.2       VVDD/2         IILIMC       VLIM/SD Input Current Cooling       VOUT2 < VVREF/2                                                                                                                              | V<br>μA<br>μA<br>V/A          |
| I <sub>ILIMC</sub> VLIM/SD Input Current Cooling V <sub>OUT2</sub> < V <sub>VREF</sub> /2 -0.2 +0.2  I <sub>ILIMH</sub> VLIM/SD Input Current Heating V <sub>OUT2</sub> > V <sub>VREF</sub> /2, sinking current 8 10 12  TEC Current Measurement                    | μΑ<br>μΑ<br>V/A               |
| IILIMH VLIM/SD Input Current Heating Vout2 > VVREF/2, sinking current 8 10 12  TEC Current Measurement                                                                                                                                                              | μA<br>V/A<br>%                |
| TEC Current Measurement                                                                                                                                                                                                                                             | V/A                           |
|                                                                                                                                                                                                                                                                     | %                             |
| R <sub>CS</sub> Current Sense Gain 0.285                                                                                                                                                                                                                            | %                             |
|                                                                                                                                                                                                                                                                     | ~                             |
| I <sub>LDR_ERROR</sub> Current Measurement Accuracy 1A ≤ I <sub>LDR</sub> ≤ 3 A, -15 +15                                                                                                                                                                            | V                             |
| V <sub>ITEC_@_1A</sub> ITEC Voltage Accuracy Cooling, V <sub>VREF</sub> /2 + I <sub>LDR</sub> × R <sub>CS</sub> 1.493 1.535 1.577                                                                                                                                   |                               |
| V <sub>ITEC</sub> ITEC Voltage Output Range I <sub>TEC</sub> = 0 A 0 V <sub>VREF</sub> - 0.05                                                                                                                                                                       | V                             |
| VITEC_BIAS         ITEC Bias Voltage         ILDR = 0 A         1.215         1.250         1.285                                                                                                                                                                   | V                             |
| I <sub>ITEC_Max</sub> Maximum ITEC Output Current -2 +2                                                                                                                                                                                                             | mA                            |
| TEC Voltage Measurement                                                                                                                                                                                                                                             |                               |
| A <sub>VTEC</sub> Voltage Sense Gain 0.24 0.25 0.26                                                                                                                                                                                                                 | V/V                           |
| V <sub>VTEC_@_1_V</sub> Voltage Measurement Accuracy $V_{LDR} - V_{SFB} = 1 \text{ V}, V_{VREF}/2 + A_{VTEC} \times (V_{LDR} - V_{SFB})$ 1.475 1.500 1.525                                                                                                          | V                             |
| VoltecVTEC Output Voltage Range0.0052.625                                                                                                                                                                                                                           | V                             |
| V <sub>VTEC_B</sub> VTEC Bias Voltage         V <sub>LDR</sub> = V <sub>SFB</sub> 1.225         1.250         1.275                                                                                                                                                 | V                             |
| I <sub>VTEC_Max</sub> Maximum VTEC Output Current -2 +2                                                                                                                                                                                                             | mA                            |
| Temperature Good (QFN Only)                                                                                                                                                                                                                                         |                               |
| V <sub>TMPGD_LO</sub> TMPGD Low Output Voltage No load 0.4                                                                                                                                                                                                          | V                             |
| V <sub>TMPGD_HO</sub> TMPGD High Output Voltage No load 2.0                                                                                                                                                                                                         | V                             |
| R <sub>TMPGD_Low</sub> TMPGD Output Low Impedance 25                                                                                                                                                                                                                | Ω                             |
| R <sub>TMPGD_HIGH</sub> TMPGD Output High Impedance 25                                                                                                                                                                                                              | Ω                             |
| V <sub>OUT1_THH</sub> High Threshold IN2N tied to OUT2, V <sub>IN2P</sub> = 1.5 V 1.54 1.56                                                                                                                                                                         | V                             |
| V <sub>OUT1_THL</sub> Low Threshold IN2N tied to OUT2, V <sub>IN2P</sub> = 1.5 V 1.44 1.46                                                                                                                                                                          | V                             |
| Internal Soft Start                                                                                                                                                                                                                                                 |                               |
| tss Soft Start Time 80                                                                                                                                                                                                                                              | ms                            |
| VLIM/SD SHUTDOWN                                                                                                                                                                                                                                                    |                               |
| V <sub>VLIM/SD_THL</sub> VLIM/SD Low Voltage Threshold 0.07                                                                                                                                                                                                         | V                             |
| Thermal SHUTDOWN                                                                                                                                                                                                                                                    |                               |
| T <sub>SHDN_TH</sub> Thermal Shutdown Threshold 170                                                                                                                                                                                                                 | °C                            |
| Tshdn_hys Thermal Shutdown Hysteresis 17                                                                                                                                                                                                                            | °C                            |



#### TYPICAL OPERATING CHARACTERISTICS

T<sub>A</sub> = 25°C, unless otherwise specified.









#### **APPLICATION INFORMATION & WAVEFORMS**

The SLM8835 is a single chip TEC controller that sets and stabilizes a TEC temperature. A voltage applied to the input of the SLM8835 corresponds to the temperature setpoint of the target object attached to the TEC. The SLM8835 controls an internal FET H-bridge whereby the direction of the current fed through the TEC can be either positive (for cooling mode), to pump heat away from the object attached to the TEC, or negative (for heating mode), to pump heat into the object attached to the TEC. Temperature is measured with a thermal sensor attached to the target object and the sensed temperature (voltage) is fed back to the SLM8835 to complete a closed thermal control loop of the TEC. For the best overall stability, couple the thermal sensor close to the TEC. In most laser diode modules, a TEC and a NTC thermistor are already mounted in the same package to regulate the laser diode temperature.

The TEC is differentially driven in an H-bridge configuration. The SLM8835 drives its internal MOSFET transistors to provide the TEC current. To provide good power efficiency and zero crossing quality, only one side of the H-bridge uses a PWM driver. Only one inductor and one capacitor are required to filter out the switching frequency. The other side of the H-bridge uses a linear output without requiring any additional circuitry. This proprietary configuration allows the SLM8835 to provide efficiency of >90%. For most applications, a 1  $\mu$ H inductor, a 10  $\mu$ F capacitor, and a switching frequency of 2 MHz maintain less than 1% of the worst-case output voltage ripple across a TEC.

The maximum voltage across the TEC and the current flowing through the TEC are set by using the VLIM/SD and ILIM pins. The maximum cooling and heating currents can be set independently to allow asymmetric heating and cooling limits. For additional details, see the Maximum TEC Voltage Limit section and the Maximum TEC Current Limit section.

#### ANALOG PID CONTROL

The SLM8835 integrates two self-correcting, auto-zeroing amplifiers (Chopper 1 and Chopper 2). The Chopper 1 amplifier takes a thermal sensor input and converts or regulates the input to a linear voltage output. The OUT1 voltage is proportional to the object temperature. The OUT1 voltage is fed into the compensation amplifier (Chopper 2) and is compared with a temperature setpoint voltage, which creates an error voltage that is proportional to the difference. For autonomous analog temperature control, Chopper 2 can be used to implement a PID network as shown in Figure 2 to set the overall

stability and response of the thermal loop. Adjusting the PID network optimizes the step response of the TEC control loop. A compromised settling time and the maximum current ringing become available when this adjustment is done. To adjust the compensation network, see the PID Compensation Amplifier (Chopper 2) section.

#### **DIGITAL PID CONTROL**

The SLM8835 can also be configured for use in a software controlled PID loop. In this scenario, the Chopper 1 amplifier can either be left unused or configured as a thermistor input amplifier connected to an external temperature measurement analog-to-digital converter (ADC). For more information, see the Thermistor Amplifier (Chopper 1) section. If Chopper 1 is left unused, tie IN1N and IN1P to AGND. The Chopper 2 amplifier is used as a buffer for the external DAC, which controls the temperature setpoint. Connect the DAC to IN2P and short the IN2N and OUT2 pins together. See Figure 3 for an overview of how to configure the SLM8835 external circuitry for digital PID control.

#### **POWERING THE CONTROLLER**

The SLM8835 operates at an input voltage range of 2.7 V to 5.5 V that is applied to the VDD pin the PVINS pins and PVINL pins. The VDD pin is the input power for the driver and internal reference. The PVINL and PVINS input power pins are combined for both the linear and the switching driver. Apply the same input voltage to all power input pins: VDD and PVINL/PVINS pins. In some circumstances, an RC lowpass filter can be added optionally between the (PVINS /PVINL pins and VDD pins to prevent high frequency noise from entering VDD, as shown in Figure 3. The capacitor and resistor values are typically 10  $\Omega$  and 100 nF, respectively. When configuring power supply to the SLM8835, keep in mind that at high current loads, the input voltage may drop substantially due to a voltage drop on the wires between the front-end power supply and PVINS PVINL for the LFCSP) pin. Leave a proper voltage margin when designing the front-end power supply to maintain the performance. Minimize the trace length from the power supply to the (PVINS and PVINL pins to help mitigate the voltage drop. The features internal automatic over-voltage protection, when output voltage is higher than 115%.

#### **ENABLE AND SHUTDOWN**

To enable the SLM8835, apply a logic high voltage to the EN/SY pin while the voltage at the VLIM/SD pin is above the maximum shutdown threshold of 0.07 V. If either the EN/SY pin voltage is set to logic low or the VLIM/SD voltage is below 0.07 V, the controller goes into an ultralow current state. The



current drawn in shutdown mode is  $350~\mu\text{A}$  typically. Most of the current is consumed by the VREF circuit block, which is always on even when the device is disabled or shut down. The device can also be enabled when an external synchronization clock signal is applied to the EN/SY pin, and the voltage at VLIM/SD input is above 0.07 V. Table 6 shows the combinations of the two input signals that are required to enable the SLM8835.

| EN/SY Input                                   | VLIM/SD Input          | Controller |
|-----------------------------------------------|------------------------|------------|
| >2.1 V                                        | >0.07 V                | Enabled    |
| Switching between high >2.1 V and low < 0.8 V | >0.07 V                | Enabled    |
| <0.8 V                                        | No effect <sup>1</sup> | Shutdown   |
| Floating                                      | No effect <sup>1</sup> | Shutdown   |
| No effect <sup>1</sup>                        | ≤0.07 V                | Shutdown   |

<sup>1</sup>No effect means this signal has no effect in shutting down or in enabling the device.

#### **OSCILLATOR CLOCK FREQUENCY**

The SLM8835 has an internal oscillator that generates a 2.0 MHz switching frequency for the PWM output stage. This oscillator is active when the enabled voltage at the EN/SY pin is set to a logic level higher than 2.1 V and the VLIM/SD pin voltage is greater than the shutdown threshold of 0.07 V.

#### **External Clock Operation**

The PWM switching frequency of the SLM8835 can be synchronized to an external clock from 1.85 MHz to 3.25 MHz, applied to the EN/SY input pin as shown on Figure 13.



Figure 13. Synchronize to an External Clock

#### **Connecting Multiple SLM8835 Devices**

Multiple SLM8835 devices can be driven from a single master clock signal by connecting the external clock source to the EN/SY pin of each slave device. The input ripple can be greatly reduced by operating the SLM8835 devices 180° out of phase from each other by placing an inverter at one of the EN/SY pins, as shown in Figure 14.



Figure 14. Multiple SLM8835 Devices Driven from a Master Clock

# TEMPERATURE LOCK INDICATOR (LFCSP ONLY)

The TMPGD outputs logic high when the temperature error amplifier output voltage, V<sub>OUT1</sub>, reaches the IN2P temperature setpoint (TEMPSET) voltage. The TMPGD has a detection range between 1.46 V and 1.54 V of V<sub>OUT1</sub> and hysteresis. The TMPGD function allows direct interfacing either to the microcontrollers or to the supervisory circuitry.

#### **SOFT START ON POWER-UP**

The SLM8835 has an internal soft start circuit that generates a ramp with a typical 150ms profile to minimize inrush current during power-up. The settling time and the final voltage across the TEC depends on the TEC voltage required by the control voltage of voltage loop. The higher the TEC voltage is, the longer it requires to be built up. When the SLM8835 is first powered up, the linear side discharges the output of any prebias voltage. As soon as the prebias is eliminated, the soft start cycle begins. During the soft start cycle, both the PWM and linear outputs track the internal soft start ramp until they reach midscale, where the control voltage, V<sub>C</sub>, is equal to the bias voltage, V<sub>B</sub>. From the midscale voltage, the PWM and linear outputs are then controlled by V<sub>C</sub> and diverge from each other until the required differential voltage is developed across the TEC or the differential voltage reaches the voltage limit. The voltage developed across the TEC depends on the control point at that moment in time. Figure 15 shows an example of the soft start in cooling mode. Note that, as both the



LDR and SFB voltages increase with the soft start ramp and approach  $V_B$ , the ramp slows down to avoid possible current overshoot at the point where the TEC voltage starts to build up.



Figure 15. Soft Start Profile in Cooling Mode

#### TEC VOLTAGE/CURRENT MONITOR

The TEC real-time voltage and current are detectable at VTEC and ITEC, respectively.

#### **Voltage Monitor**

VTEC is an analog voltage output pin with a voltage proportional to the actual voltage across the TEC. A center VTEC voltage of 1.25 V corresponds to 0 V across the TEC. Convert the voltage at VTEC and the voltage across the TEC using the following equation:

$$V_{VTEC} = 1.25 \text{ V} + 0.25 \times (V_{LDR} - V_{SFB})$$

#### **Current Monitor**

ITEC is an analog voltage output pin with a voltage proportional to the actual current through the TEC. A center ITEC voltage of 1.25 V corresponds to 0 A through the TEC. Convert the voltage at ITEC and the current through the TEC using the following equations:

 $V_{ITEC\_COOLING}$  = 1.25 V +  $I_{LDR}$  ×  $R_{CS}$  where the current sense gain (R<sub>CS</sub>) is 0.285 V/A.  $V_{ITEC\_HEATING}$  = 1.25 V -  $I_{LDR}$  ×  $R_{CS}$ 

#### MAXIMUM TEC VOLTAGE LIMIT

The maximum TEC voltage is set by applying a voltage divider at the VLIM/SD pin to protect the TEC. The voltage limiter operates bidirectionally and allows the cooling limit to be different from the heating limit.

## Using a Resistor Divider to Set the TEC Voltage Limit

Separate voltage limits are set using a resistor divider. The internal current sink circuitry connected to VLIM/SD draws a current when the SLM8835 drives the TEC in a heating direction, which lowers the voltage at VLIM/SD. The current sink is not active when the TEC is driven in a cooling direction; therefore, the TEC heating voltage limit is always

lower than the cooling voltage limit.



Figure 16. Using a Resistor Divider to Set the TEC Voltage Limit

Calculate the cooling and heating limits using the following equations:

 $V_{VLIM\_COOLING} = V_{REF} \times R_{V2}/(R_{V1} + R_{V2})$ where  $V_{REF} = 2.5 \text{ V}$ .

 $V_{VLIM\_HEATING} = V_{VLIM\_COOLING} - I_{SINK\_VLIM} \times R_{V1} || R_{V2}$  where  $I_{SINK\_VLIM} = 10~\mu A$ .

 $V_{TEC\_MAX\_COOLING} = V_{VLIM\_COOLING} \times A_{VLIM}$  where  $A_{VLIM} = 2 \text{ V/V}$ .  $V_{TEC\_MAX\_HEATING} = V_{VLIM\_HEATING} \times A_{VLIM\_HEATING} \times A$ 

#### **MAXIMUM TEC CURRENT LIMIT**

To protect the TEC, separate maximum TEC current limits in cooling and heating directions are set by applying a voltage combination at the ILIM pin.

### Using a Resistor Divider to Set the TEC Current Limit

The internal current sink circuitry connected to ILIM draws a 40  $\mu$ A current when the SLM8835 drives the TEC in a cooling direction, which allows a high cooling current. Use the following equations to calculate the maximum TEC currents:

 $V_{ILIM\_HEATING} = V_{REF} \times R_{C2}/(R_{C1} + R_{C2})$ 

where  $V_{REF} = 2.5 \text{ V}$ .

VILIM\_COOLING = VILIM\_HEATING +  $I_{SINK\_ILIM} \times R_{C1} || R_{C2}$  where  $I_{SINK\_ILIM} = 40 \mu A$ .

$$I_{TEC\_MAX\_COOLING} = \frac{V_{ILIM\_COOLING} - 1.25 \text{ V}}{R_{CS}}$$

where  $R_{CS} = 0.285 \text{ V/A}$ .

$$I_{\textit{TEC\_MAX\_HEATING}} = \frac{1.25 \text{ V} - V_{\textit{ILIM\_HEATING}}}{R_{\textit{CS}}}$$

VILIM\_HEATING must not exceed 1.2 V and VILIM\_COOLING must be more than 1.3 V to leave proper margins between the heating and the cooling modes.





Figure 17. Using a Resistor Divider to Set the TEC Current Limit



#### **CLASSIFICATION REFLOW PROFILES**

| Profile Feature                                                                           | Pb-Free Assembly                 |
|-------------------------------------------------------------------------------------------|----------------------------------|
| Preheat & Soak Temperature min (Tsmin) Temperature max (Tsmax) Time (Tsmin to Tsmax) (ts) | 150°C<br>200°C<br>60-120 seconds |
| Average ramp-up rate (Tsmax to Tp)                                                        | 3°C/second max.                  |
| Liquidous temperature (TL) Time at liquidous (tL)                                         | 217°C<br>60-150 seconds          |
| Peak package body temperature (Tp)*                                                       | Max 260°C                        |
| Time (tp)** within 5°C of the specified classification temperature (Tc)                   | Max 30 seconds                   |
| Average ramp-down rate (Tp to Tsmax)                                                      | 6°C/second max.                  |
| Time 25°C to peak temperature                                                             | 8 minutes max.                   |



Figure 18. Classification Profile



# PACKAGE INFORMATION 36-lead, 6 mm × 6 mm QFN





### **Revision History**

Note: page numbers for previous revisions may differ from page numbers in current version

| Page or Item Subjects (major changes since previous revision) |                           |  |  |
|---------------------------------------------------------------|---------------------------|--|--|
| Rev 0.1 datasheet, 2019-12-13                                 |                           |  |  |
| Whole document                                                | New company logo released |  |  |